Show simple item record

dc.contributor.authorThong, Duong Minh
dc.date.accessioned2013-06-21T03:23:12Z
dc.date.accessioned2018-05-18T04:33:55Z
dc.date.available2013-06-21T03:23:12Z
dc.date.available2018-05-18T04:33:55Z
dc.date.issued2009
dc.identifier.urihttp://10.8.20.7:8080/xmlui/handle/123456789/104
dc.description.abstractThis thesis addresses the problem of designing the receiver in high data rate systems. The case of multiple transmit antennas is also considered. Specific features of HSDPA system which are part of 3rd generation (3G) Wideband Code Division Multiple Access (WCDMA) evolution are exploited in channel estimation methods and in MIMO receiver design. Additionally, complexity reduction methods for Minimum Mean Square Error (MMSE) equalization are addressed. Based on the background knowledge on the HSDPA, this thesis will demonstrate the performance of HSDPA by simulating the system blocks using Matlab. The HSDPA is also implemented on the evaluation board LM3S2965 using ARM cortex M3 32-bit micro controller as a RAKE Receiver in the HSDPA system. This is a large topic about HSDPA system and it is divided into two main parts: transmitter and Rake receiver. In this thesis, I will focus on the Rake receiver, and my partner Mr.Phong will focus on the transmitter. In the course of research and working, we shared a number of documents as well as results of the transmitter as an input signal at the Rake receiver. We use the same hardware to test the theory.en_US
dc.description.sponsorshipAssoc. Prof. Dr. Thuong Le Tienen_US
dc.language.isoenen_US
dc.publisherInternational University HCMC, Vietnamen_US
dc.relation.ispartofseries;022000390
dc.subjectMobile networks -- HSDPA -- Vietnamen_US
dc.titleA Design of Rake Receiver for the High Speed Downlink Packet Access (HSDPA) system in 3G Mobile Networksen_US
dc.typeThesisen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record