VGA display generation using FPGA altera DE2 board
Abstract
This project is an implementation of a VGA display generator, using FPGA device (ALTERA DE2 board). The goal of this project is to design a program that export picture to VGA monitor through SD card slot on DE2 board. The source code is designed using Verilog HDL language processed using Quartus II Design Software and Nios II, SoPC. The output is displayed using a standard VGA monitor with 640 by 480 pixels.